head	1.1;
access;
symbols;
locks; strict;
comment	@# @;


1.1
date	2004.04.07.15.38.47;	author songching;	state Exp;
branches;
next	;


desc
@@


1.1
log
@*** empty log message ***
@
text
@---- $Author$
---- $Date$
---- $Revision$
----------------------------------------------------------------------
---- $Log$
----------------------------------------------------------------------
----
---- Copyright (C) 2004 Song Ching Koh, Free Software Foundation, Inc. and OPENCORES.ORG
----
---- This program is free software; you can redistribute it and/or modify
---- it under the terms of the GNU General Public License as published by
---- the Free Software Foundation; either version 2 of the License, or
---- (at your option) any later version.
----
---- This program is distributed in the hope that it will be useful,
---- but WITHOUT ANY WARRANTY; without even the implied warranty of
---- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
---- GNU General Public License for more details.
----
---- You should have received a copy of the GNU General Public License
---- along with this program; if not, write to the Free Software
---- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA

library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

--  Uncomment the following lines to use the declarations that are
--  provided for instantiating Xilinx primitive components.
--library UNISIM;
--use UNISIM.VComponents.all;

entity minimum is
    Port ( A : in std_logic_vector(7 downto 0);
           B : in std_logic_vector(7 downto 0);
           C : out std_logic_vector(7 downto 0));
end minimum;

architecture minimum_structure of minimum is
begin
	min_process: process(A, B)
	begin
		if (A < B) then
			C <= A;
		else
			C <= B;
		end if;
	end process min_process;
end minimum_structure;
@
