DPDK
25.11.0
Toggle main menu visibility
Loading...
Searching...
No Matches
rte_pci.h
Go to the documentation of this file.
1
/* SPDX-License-Identifier: BSD-3-Clause
2
* Copyright(c) 2010-2015 Intel Corporation.
3
* Copyright 2013-2014 6WIND S.A.
4
*/
5
6
#ifndef _RTE_PCI_H_
7
#define _RTE_PCI_H_
8
14
15
#include <stdio.h>
16
#include <inttypes.h>
17
#include <sys/types.h>
18
19
#ifdef __cplusplus
20
extern
"C"
{
21
#endif
22
23
/*
24
* Conventional PCI and PCI-X Mode 1 devices have 256 bytes of
25
* configuration space. PCI-X Mode 2 and PCIe devices have 4096 bytes of
26
* configuration space.
27
*/
28
#define RTE_PCI_CFG_SPACE_SIZE 256
29
#define RTE_PCI_CFG_SPACE_EXP_SIZE 4096
30
31
#define RTE_PCI_STD_HEADER_SIZEOF 64
32
33
/* Standard register offsets in the PCI configuration space */
34
#define RTE_PCI_VENDOR_ID 0x00
/* 16 bits */
35
#define RTE_PCI_DEVICE_ID 0x02
/* 16 bits */
36
#define RTE_PCI_COMMAND 0x04
/* 16 bits */
37
#define RTE_PCI_STATUS 0x06
/* 16 bits */
38
#define RTE_PCI_REVISION_ID 0x08
/* 8 bits */
39
#define RTE_PCI_BASE_ADDRESS_0 0x10
/* 32 bits */
40
#define RTE_PCI_SUBSYSTEM_ID 0x2e
/* 32 bits */
41
#define RTE_PCI_CAPABILITY_LIST 0x34
/* 32 bits */
42
43
/* PCI Command Register (RTE_PCI_COMMAND) */
44
#define RTE_PCI_COMMAND_MEMORY 0x2
/* Enable response in Memory space */
45
#define RTE_PCI_COMMAND_MASTER 0x4
/* Bus Master Enable */
46
#define RTE_PCI_COMMAND_INTX_DISABLE 0x400
/* INTx Emulation Disable */
47
48
/* PCI Status Register (RTE_PCI_STATUS) */
49
#define RTE_PCI_STATUS_CAP_LIST 0x10
/* Support Capability List */
50
#define RTE_PCI_STATUS_PARITY 0x100
/* Detected parity error */
51
52
/* Base addresses (RTE_PCI_BASE_ADDRESS_*) */
53
#define RTE_PCI_BASE_ADDRESS_SPACE_IO 0x01
54
55
/* Capability registers (RTE_PCI_CAPABILITY_LIST) */
56
#define RTE_PCI_CAP_ID_PM 0x01
/* Power Management */
57
#define RTE_PCI_CAP_ID_VPD 0x03
/* Vital Product Data */
58
#define RTE_PCI_CAP_ID_MSI 0x05
/* Message Signalled Interrupts */
59
#define RTE_PCI_CAP_ID_VNDR 0x09
/* Vendor-Specific */
60
#define RTE_PCI_CAP_ID_EXP 0x10
/* PCI Express */
61
#define RTE_PCI_CAP_ID_MSIX 0x11
/* MSI-X */
62
#define RTE_PCI_CAP_SIZEOF 4
63
#define RTE_PCI_CAP_NEXT 1
64
65
/* Power Management Registers (RTE_PCI_CAP_ID_PM) */
66
#define RTE_PCI_PM_CTRL 4
/* PM control and status register */
67
#define RTE_PCI_PM_CTRL_STATE_MASK 0x0003
/* Current power state (D0 to D3) */
68
#define RTE_PCI_PM_CTRL_PME_ENABLE 0x0100
/* PME pin enable */
69
#define RTE_PCI_PM_CTRL_PME_STATUS 0x8000
/* PME pin status */
70
71
/* Vital Product Data (RTE_PCI_CAP_ID_VPD) */
72
#define RTE_PCI_VPD_ADDR 2
/* Address to access (15 bits!) */
73
#define RTE_PCI_VPD_ADDR_F 0x8000
/* Write 0, 1 indicates completion */
74
#define RTE_PCI_VPD_DATA 4
/* 32-bits of data returned here */
75
76
/* PCI Express capability registers (RTE_PCI_CAP_ID_EXP) */
77
#define RTE_PCI_EXP_TYPE_RC_EC 0xa
/* Root Complex Event Collector */
78
#define RTE_PCI_EXP_DEVCTL 0x08
/* Device Control */
79
#define RTE_PCI_EXP_DEVCTL_PAYLOAD 0x00e0
/* Max_Payload_Size */
80
#define RTE_PCI_EXP_DEVCTL_EXT_TAG 0x0100
/* Extended Tag Field Enable */
81
#define RTE_PCI_EXP_DEVCTL_READRQ 0x7000
/* Max_Read_Request_Size */
82
#define RTE_PCI_EXP_DEVCTL_BCR_FLR 0x8000
/* Bridge Configuration Retry / FLR */
83
#define RTE_PCI_EXP_DEVSTA 0x0a
/* Device Status */
84
#define RTE_PCI_EXP_DEVSTA_TRPND 0x0020
/* Transactions Pending */
85
#define RTE_PCI_EXP_LNKCTL 0x10
/* Link Control */
86
#define RTE_PCI_EXP_LNKSTA 0x12
/* Link Status */
87
#define RTE_PCI_EXP_LNKSTA_CLS 0x000f
/* Current Link Speed */
88
#define RTE_PCI_EXP_LNKSTA_NLW 0x03f0
/* Negotiated Link Width */
89
#define RTE_PCI_EXP_SLTCTL 0x18
/* Slot Control */
90
#define RTE_PCI_EXP_RTCTL 0x1c
/* Root Control */
91
#define RTE_PCI_EXP_DEVCTL2 0x28
/* Device Control 2 */
92
#define RTE_PCI_EXP_LNKCTL2 0x30
/* Link Control 2 */
93
#define RTE_PCI_EXP_SLTCTL2 0x38
/* Slot Control 2 */
94
95
/* MSI-X registers (RTE_PCI_CAP_ID_MSIX) */
96
#define RTE_PCI_MSIX_FLAGS 2
/* Message Control */
97
#define RTE_PCI_MSIX_FLAGS_QSIZE 0x07ff
/* Table size */
98
#define RTE_PCI_MSIX_FLAGS_MASKALL 0x4000
/* Mask all vectors for this function */
99
#define RTE_PCI_MSIX_FLAGS_ENABLE 0x8000
/* MSI-X enable */
100
101
#define RTE_PCI_MSIX_TABLE 4
/* Table offset */
102
#define RTE_PCI_MSIX_TABLE_BIR 0x00000007
/* BAR index */
103
#define RTE_PCI_MSIX_TABLE_OFFSET 0xfffffff8
/* Offset into specified BAR */
104
105
/* Extended Capabilities (PCI-X 2.0 and Express) */
106
#define RTE_PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
107
#define RTE_PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
108
109
#define RTE_PCI_EXT_CAP_ID_ERR 0x01
/* Advanced Error Reporting */
110
#define RTE_PCI_EXT_CAP_ID_DSN 0x03
/* Device Serial Number */
111
#define RTE_PCI_EXT_CAP_ID_ACS 0x0d
/* Access Control Services */
112
#define RTE_PCI_EXT_CAP_ID_SRIOV 0x10
/* SR-IOV */
113
#define RTE_PCI_EXT_CAP_ID_PRI 0x13
/* Page Request Interface */
114
#define RTE_PCI_EXT_CAP_ID_PASID 0x1b
/* Process Address Space ID */
115
116
/* Advanced Error Reporting (RTE_PCI_EXT_CAP_ID_ERR) */
117
#define RTE_PCI_ERR_UNCOR_STATUS 0x04
/* Uncorrectable Error Status */
118
#define RTE_PCI_ERR_COR_STATUS 0x10
/* Correctable Error Status */
119
#define RTE_PCI_ERR_ROOT_STATUS 0x30
120
121
/* Access Control Service (RTE_PCI_EXT_CAP_ID_ACS) */
122
#define RTE_PCI_ACS_CAP 0x04
/* ACS Capability Register */
123
#define RTE_PCI_ACS_CTRL 0x06
/* ACS Control Register */
124
#define RTE_PCI_ACS_SV 0x0001
/* Source Validation */
125
#define RTE_PCI_ACS_RR 0x0004
/* P2P Request Redirect */
126
#define RTE_PCI_ACS_CR 0x0008
/* P2P Completion Redirect */
127
#define RTE_PCI_ACS_UF 0x0010
/* Upstream Forwarding */
128
#define RTE_PCI_ACS_EC 0x0020
/* P2P Egress Control */
129
130
/* Single Root I/O Virtualization (RTE_PCI_EXT_CAP_ID_SRIOV) */
131
#define RTE_PCI_SRIOV_CAP 0x04
/* SR-IOV Capabilities */
132
#define RTE_PCI_SRIOV_CTRL 0x08
/* SR-IOV Control */
133
#define RTE_PCI_SRIOV_INITIAL_VF 0x0c
/* Initial VFs */
134
#define RTE_PCI_SRIOV_TOTAL_VF 0x0e
/* Total VFs */
135
#define RTE_PCI_SRIOV_NUM_VF 0x10
/* Number of VFs */
136
#define RTE_PCI_SRIOV_FUNC_LINK 0x12
/* Function Dependency Link */
137
#define RTE_PCI_SRIOV_VF_OFFSET 0x14
/* First VF Offset */
138
#define RTE_PCI_SRIOV_VF_STRIDE 0x16
/* Following VF Stride */
139
#define RTE_PCI_SRIOV_VF_DID 0x1a
/* VF Device ID */
140
#define RTE_PCI_SRIOV_SUP_PGSIZE 0x1c
/* Supported Page Sizes */
141
142
/* Page Request Interface (RTE_PCI_EXT_CAP_ID_PRI) */
143
#define RTE_PCI_PRI_CTRL 0x04
/* PRI control register */
144
#define RTE_PCI_PRI_CTRL_ENABLE 0x0001
/* Enable */
145
#define RTE_PCI_PRI_ALLOC_REQ 0x0c
/* PRI max reqs allowed */
146
147
/* Process Address Space ID (RTE_PCI_EXT_CAP_ID_PASID) */
148
#define RTE_PCI_PASID_CTRL 0x06
/* PASID control register */
149
151
#define PCI_PRI_FMT "%.4" PRIx32 ":%.2" PRIx8 ":%.2" PRIx8 ".%" PRIx8
152
#define PCI_PRI_STR_SIZE sizeof("XXXXXXXX:XX:XX.X")
153
155
#define PCI_SHORT_PRI_FMT "%.2" PRIx8 ":%.2" PRIx8 ".%" PRIx8
156
158
#define PCI_FMT_NVAL 4
159
161
#define PCI_RESOURCE_FMT_NVAL 3
162
164
#define PCI_MAX_RESOURCE 6
165
170
struct
rte_pci_id
{
171
uint32_t
class_id
;
172
uint16_t
vendor_id
;
173
uint16_t
device_id
;
174
uint16_t
subsystem_vendor_id
;
175
uint16_t
subsystem_device_id
;
176
};
177
181
struct
rte_pci_addr
{
182
uint32_t
domain
;
183
uint8_t
bus
;
184
uint8_t
devid
;
185
uint8_t
function
;
186
};
187
189
#define RTE_PCI_ANY_ID (0xffff)
191
#define PCI_ANY_ID RTE_DEPRECATED(PCI_ANY_ID) RTE_PCI_ANY_ID
192
#define RTE_CLASS_ANY_ID (0xffffff)
193
205
void
rte_pci_device_name
(
const
struct
rte_pci_addr
*addr,
206
char
*output,
size_t
size);
207
220
int
rte_pci_addr_cmp
(
const
struct
rte_pci_addr
*addr,
221
const
struct
rte_pci_addr
*addr2);
222
223
236
int
rte_pci_addr_parse
(
const
char
*str,
struct
rte_pci_addr
*addr);
237
238
#ifdef __cplusplus
239
}
240
#endif
241
242
#endif
/* _RTE_PCI_H_ */
rte_pci_device_name
void rte_pci_device_name(const struct rte_pci_addr *addr, char *output, size_t size)
rte_pci_addr_cmp
int rte_pci_addr_cmp(const struct rte_pci_addr *addr, const struct rte_pci_addr *addr2)
rte_pci_addr_parse
int rte_pci_addr_parse(const char *str, struct rte_pci_addr *addr)
rte_pci_addr
Definition
rte_pci.h:181
rte_pci_addr::bus
uint8_t bus
Definition
rte_pci.h:183
rte_pci_addr::domain
uint32_t domain
Definition
rte_pci.h:182
rte_pci_addr::function
uint8_t function
Definition
rte_pci.h:185
rte_pci_addr::devid
uint8_t devid
Definition
rte_pci.h:184
rte_pci_id
Definition
rte_pci.h:170
rte_pci_id::subsystem_vendor_id
uint16_t subsystem_vendor_id
Definition
rte_pci.h:174
rte_pci_id::subsystem_device_id
uint16_t subsystem_device_id
Definition
rte_pci.h:175
rte_pci_id::vendor_id
uint16_t vendor_id
Definition
rte_pci.h:172
rte_pci_id::device_id
uint16_t device_id
Definition
rte_pci.h:173
rte_pci_id::class_id
uint32_t class_id
Definition
rte_pci.h:171
lib
pci
rte_pci.h
Generated by
1.17.0